source: mainline/arch/ia32/src/ia32.c@ 22cf454d

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 22cf454d was 22cf454d, checked in by Jakub Vana <jakub.vana@…>, 19 years ago

ia32 VESA FB support

  • Property mode set to 100644
File size: 3.2 KB
RevLine 
[f761f1eb]1/*
2 * Copyright (C) 2001-2004 Jakub Jermar
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <arch.h>
30
31#include <arch/types.h>
32#include <typedefs.h>
33
34#include <arch/pm.h>
35
36#include <arch/ega.h>
[22cf454d]37#include <arch/vesa.h>
[02f441c0]38#include <genarch/i8042/i8042.h>
[f761f1eb]39#include <arch/i8254.h>
40#include <arch/i8259.h>
41
42#include <arch/context.h>
43
44#include <config.h>
45
46#include <arch/interrupt.h>
[ad36bd6]47#include <arch/asm.h>
[e16e036a]48#include <genarch/acpi/acpi.h>
[9c0a9b3]49
50#include <arch/bios/bios.h>
51
[1e9a463]52#include <arch/mm/memory_init.h>
[fcfac420]53#include <interrupt.h>
[23d22eb]54#include <arch/debugger.h>
[281b607]55#include <proc/thread.h>
56#include <syscall/syscall.h>
[ad36bd6]57
[f07bba5]58void arch_pre_mm_init(void)
[f761f1eb]59{
60 pm_init();
61
62 if (config.cpu_active == 1) {
[dba84ff]63 bios_init();
[76cec1e]64 i8259_init(); /* PIC */
[f761f1eb]65 i8254_init(); /* hard clock */
[5dce48b9]66
[25d7709]67 exc_register(VECTOR_SYSCALL, "syscall", (iroutine) syscall);
[169587a]68
[5f85c91]69 #ifdef CONFIG_SMP
[fcfac420]70 exc_register(VECTOR_TLB_SHOOTDOWN_IPI, "tlb_shootdown",
[25d7709]71 (iroutine) tlb_shootdown_ipi);
[5f85c91]72 #endif /* CONFIG_SMP */
[f761f1eb]73 }
74}
75
[6ba143d]76void arch_post_mm_init(void)
[7eade45]77{
[425913b]78 if (config.cpu_active == 1) {
[22cf454d]79
80#ifdef CONFIG_FB
81 if (vesa_present()) vesa_init();
82 else
83#endif
[425913b]84 ega_init(); /* video */
[22cf454d]85
86
[23d22eb]87 /* Enable debugger */
88 debugger_init();
[babcb148]89 }
90}
91
[7453929]92void arch_pre_smp_init(void)
[babcb148]93{
94 if (config.cpu_active == 1) {
[1e9a463]95 memory_print_map();
96
[5f85c91]97 #ifdef CONFIG_SMP
[85bfdcc8]98 acpi_init();
[5f85c91]99 #endif /* CONFIG_SMP */
[425913b]100 }
[7eade45]101}
102
[7453929]103void arch_post_smp_init(void)
104{
[a83a802]105 i8042_init(); /* keyboard controller */
[7453929]106}
107
[f761f1eb]108void calibrate_delay_loop(void)
109{
110 i8254_calibrate_delay_loop();
[f701b236]111 if (config.cpu_active == 1) {
112 /*
113 * This has to be done only on UP.
114 * On SMP, i8254 is not used for time keeping and its interrupt pin remains masked.
115 */
116 i8254_normal_operation();
117 }
[f761f1eb]118}
[281b607]119
[e1be3b6]120/** Set thread-local-storage pointer
[281b607]121 *
[3b712407]122 * TLS pointer is set in GS register. That means, the GS contains
123 * selector, and the descriptor->base is the correct address.
[281b607]124 */
125__native sys_tls_set(__native addr)
126{
[a6d4ceb]127 THREAD->arch.tls = addr;
[281b607]128 set_tls_desc(addr);
129
130 return 0;
131}
Note: See TracBrowser for help on using the repository browser.