source: mainline/arch/ia32/src/cpu/cpu.c@ a5556b4

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since a5556b4 was b49f4ae, checked in by Ondrej Palkovsky <ondrap@…>, 20 years ago

Added architecture independent hooks for fpu lazy context switching.
It is enabled by defining FPU_LAZY

  • Property mode set to 100644
File size: 3.3 KB
Line 
1/*
2 * Copyright (C) 2001-2004 Jakub Jermar
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <arch/cpu.h>
30#include <arch/cpuid.h>
31#include <arch/pm.h>
32
33#include <arch.h>
34#include <arch/types.h>
35#include <print.h>
36#include <typedefs.h>
37
38#include <arch/smp/apic.h>
39
40/*
41 * Identification of CPUs.
42 * Contains only non-MP-Specification specific SMP code.
43 */
44#define AMD_CPUID_EBX 0x68747541
45#define AMD_CPUID_ECX 0x444d4163
46#define AMD_CPUID_EDX 0x69746e65
47
48#define INTEL_CPUID_EBX 0x756e6547
49#define INTEL_CPUID_ECX 0x6c65746e
50#define INTEL_CPUID_EDX 0x49656e69
51
52
53enum vendor {
54 VendorUnknown=0,
55 VendorAMD,
56 VendorIntel
57};
58
59static char *vendor_str[] = {
60 "Unknown Vendor",
61 "AuthenticAMD",
62 "GenuineIntel"
63};
64
65void fpu_disable(void)
66{
67 __asm__ volatile (
68 "mov %%cr0,%%eax;"
69 "or $8,%%eax;"
70 "mov %%eax,%%cr0;"
71 :
72 :
73 :"%eax"
74 );
75}
76
77void fpu_enable(void)
78{
79 __asm__ volatile (
80 "mov %%cr0,%%eax;"
81 "and $0xffFFffF7,%%eax;"
82 "mov %%eax,%%cr0;"
83 :
84 :
85 :"%eax"
86 );
87}
88
89
90
91
92void cpu_arch_init(void)
93{
94 CPU->arch.tss = tss_p;
95 CPU->fpu_owner=NULL;
96}
97
98
99void cpu_identify(void)
100{
101 cpu_info_t info;
102 int i;
103
104 CPU->arch.vendor = VendorUnknown;
105 if (has_cpuid()) {
106 cpuid(0, &info);
107
108 /*
109 * Check for AMD processor.
110 */
111 if (info.cpuid_ebx==AMD_CPUID_EBX && info.cpuid_ecx==AMD_CPUID_ECX && info.cpuid_edx==AMD_CPUID_EDX) {
112 CPU->arch.vendor = VendorAMD;
113 }
114
115 /*
116 * Check for Intel processor.
117 */
118 if (info.cpuid_ebx==INTEL_CPUID_EBX && info.cpuid_ecx==INTEL_CPUID_ECX && info.cpuid_edx==INTEL_CPUID_EDX) {
119 CPU->arch.vendor = VendorIntel;
120 }
121
122 cpuid(1, &info);
123 CPU->arch.family = (info.cpuid_eax>>8)&0xf;
124 CPU->arch.model = (info.cpuid_eax>>4)&0xf;
125 CPU->arch.stepping = (info.cpuid_eax>>0)&0xf;
126 }
127}
128
129void cpu_print_report(cpu_t* m)
130{
131 printf("cpu%d: (%s family=%d model=%d stepping=%d) %dMHz\n",
132 m->id, vendor_str[m->arch.vendor], m->arch.family, m->arch.model, m->arch.stepping,
133 m->frequency_mhz);
134}
Note: See TracBrowser for help on using the repository browser.