source: mainline/arch/ia32/src/cpu/cpu.c@ 7ce9284

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 7ce9284 was c192134, checked in by Jakub Vana <jakub.vana@…>, 20 years ago

Clear IOPL on start of system on all CPUs and clear NT before all irets.

  • Property mode set to 100644
File size: 3.2 KB
Line 
1/*
2 * Copyright (C) 2001-2004 Jakub Jermar
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <arch/cpu.h>
30#include <arch/cpuid.h>
31#include <arch/pm.h>
32
33#include <arch.h>
34#include <arch/types.h>
35#include <print.h>
36#include <typedefs.h>
37
38#include <arch/smp/apic.h>
39
40/*
41 * Identification of CPUs.
42 * Contains only non-MP-Specification specific SMP code.
43 */
44#define AMD_CPUID_EBX 0x68747541
45#define AMD_CPUID_ECX 0x444d4163
46#define AMD_CPUID_EDX 0x69746e65
47
48#define INTEL_CPUID_EBX 0x756e6547
49#define INTEL_CPUID_ECX 0x6c65746e
50#define INTEL_CPUID_EDX 0x49656e69
51
52
53enum vendor {
54 VendorUnknown=0,
55 VendorAMD,
56 VendorIntel
57};
58
59static char *vendor_str[] = {
60 "Unknown Vendor",
61 "AuthenticAMD",
62 "GenuineIntel"
63};
64
65void set_TS_flag(void)
66{
67 asm
68 (
69 "mov %%cr0,%%eax;"
70 "or $8,%%eax;"
71 "mov %%eax,%%cr0;"
72 :
73 :
74 :"%eax"
75 );
76}
77
78void reset_TS_flag(void)
79{
80 asm
81 (
82 "mov %%cr0,%%eax;"
83 "and $0xffFFffF7,%%eax;"
84 "mov %%eax,%%cr0;"
85 :
86 :
87 :"%eax"
88 );
89}
90
91
92
93
94void cpu_arch_init(void)
95{
96 CPU->arch.tss = tss_p;
97 CPU->fpu_owner=NULL;
98}
99
100
101void cpu_identify(void)
102{
103 cpu_info_t info;
104 int i;
105
106 CPU->arch.vendor = VendorUnknown;
107 if (has_cpuid()) {
108 cpuid(0, &info);
109
110 /*
111 * Check for AMD processor.
112 */
113 if (info.cpuid_ebx==AMD_CPUID_EBX && info.cpuid_ecx==AMD_CPUID_ECX && info.cpuid_edx==AMD_CPUID_EDX) {
114 CPU->arch.vendor = VendorAMD;
115 }
116
117 /*
118 * Check for Intel processor.
119 */
120 if (info.cpuid_ebx==INTEL_CPUID_EBX && info.cpuid_ecx==INTEL_CPUID_ECX && info.cpuid_edx==INTEL_CPUID_EDX) {
121 CPU->arch.vendor = VendorIntel;
122 }
123
124 cpuid(1, &info);
125 CPU->arch.family = (info.cpuid_eax>>8)&0xf;
126 CPU->arch.model = (info.cpuid_eax>>4)&0xf;
127 CPU->arch.stepping = (info.cpuid_eax>>0)&0xf;
128 }
129}
130
131void cpu_print_report(cpu_t* m)
132{
133 printf("cpu%d: (%s family=%d model=%d stepping=%d) %dMHz\n",
134 m->id, vendor_str[m->arch.vendor], m->arch.family, m->arch.model, m->arch.stepping,
135 m->frequency_mhz);
136}
Note: See TracBrowser for help on using the repository browser.