source: mainline/arch/ia32/src/asm.S@ 0ddeabc

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 0ddeabc was 53f9821, checked in by Ondrej Palkovsky <ondrap@…>, 19 years ago

Cleanup of spinlocks, now compiles both ia32 and amd64 with
and without DEBUG_SPINLOCKS. Made spinlocks inline.
Moved syscall_handler to generic (it was identical for ia32,amd64 & mips32).
Made slightly faster syscall for ia32.
Made better interrupt routines for ia32.
Allow not saving non-scratch registers during interrupt on ia32,amd64,mips32.
Aligned interrupt handlers on ia32,amd64, this should prevent problems
with different instruction lengths.

  • Property mode set to 100644
File size: 4.5 KB
Line 
1#
2# Copyright (C) 2001-2004 Jakub Jermar
3# All rights reserved.
4#
5# Redistribution and use in source and binary forms, with or without
6# modification, are permitted provided that the following conditions
7# are met:
8#
9# - Redistributions of source code must retain the above copyright
10# notice, this list of conditions and the following disclaimer.
11# - Redistributions in binary form must reproduce the above copyright
12# notice, this list of conditions and the following disclaimer in the
13# documentation and/or other materials provided with the distribution.
14# - The name of the author may not be used to endorse or promote products
15# derived from this software without specific prior written permission.
16#
17# THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18# IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19# OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20# IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21# INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22# NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26# THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27#
28
29## very low and hardware-level functions
30
31# Mask for interrupts 0 - 31 (bits 0 - 31) where 0 means that int has no error word
32# and 1 means interrupt with error word
33#define ERROR_WORD_INTERRUPT_LIST 0x00027D00
34
35.text
36
37.global paging_on
38.global enable_l_apic_in_msr
39.global interrupt_handlers
40
41## Turn paging on
42#
43# Enable paging and write-back caching in CR0.
44#
45paging_on:
46 movl %cr0,%edx
47 orl $(1<<31),%edx # paging on
48 andl $~((1<<30)|(1<<29)),%edx # clear Cache Disable and not Write Though
49 movl %edx,%cr0
50 jmp 0f
510:
52 ret
53
54
55## Enable local APIC
56#
57# Enable local APIC in MSR.
58#
59enable_l_apic_in_msr:
60 push %eax
61
62 movl $0x1b, %ecx
63 rdmsr
64 orl $(1<<11),%eax
65 orl $(0xfee00000),%eax
66 wrmsr
67
68 pop %eax
69 ret
70
71# Clear nested flag
72# overwrites %ecx
73.macro CLEAR_NT_FLAG
74 pushfl
75 pop %ecx
76 and $0xffffbfff,%ecx
77 push %ecx
78 popfl
79.endm
80
81## Declare interrupt handlers
82#
83# Declare interrupt handlers for n interrupt
84# vectors starting at vector i.
85#
86# The handlers setup data segment registers
87# and call exc_dispatch().
88#
89#define INTERRUPT_ALIGN 64
90.macro handler i n
91
92.ifeq \i-0x30 # Syscall handler
93 push %ds
94 push %es
95 push %fs
96 push %gs
97
98 # Push arguments on stack
99 push %edi
100 push %esi
101 push %edx
102 push %ecx
103 push %eax
104
105 # we must fill the data segment registers
106 movw $16,%ax
107 movw %ax,%ds
108 movw %ax,%es
109
110 sti
111 call syscall_handler # syscall_handler(ax,cx,dx,si,di)
112 cli
113 addl $20, %esp # clean-up of parameters
114
115 pop %gs
116 pop %fs
117 pop %es
118 pop %ds
119
120 CLEAR_NT_FLAG
121 iret
122.else
123 /*
124 * This macro distinguishes between two versions of ia32 exceptions.
125 * One version has error word and the other does not have it.
126 * The latter version fakes the error word on the stack so that the
127 * handlers and istate_t can be the same for both types.
128 */
129 .iflt \i-32
130 .if (1 << \i) & ERROR_WORD_INTERRUPT_LIST
131 /*
132 * With error word, do nothing
133 */
134 .else
135 /*
136 * Version without error word,
137 */
138 subl $4, %esp
139 .endif
140 .else
141 /*
142 * Version without error word,
143 */
144 subl $4, %esp
145 .endif
146
147 push %ds
148 push %es
149 push %fs
150 push %gs
151
152#ifdef CONFIG_DEBUG_ALLREGS
153 push %ebx
154 push %ebp
155 push %edi
156 push %esi
157#else
158 sub $16, %esp
159#endif
160 push %edx
161 push %ecx
162 push %eax
163
164 # we must fill the data segment registers
165 movw $16,%ax
166 movw %ax,%ds
167 movw %ax,%es
168
169 pushl %esp # *istate
170 pushl $(\i) # intnum
171 call exc_dispatch # excdispatch(intnum, *istate)
172 addl $8,%esp # Clear arguments from stack
173
174 CLEAR_NT_FLAG # Modifies %ecx
175
176 pop %eax
177 pop %ecx
178 pop %edx
179#ifdef CONFIG_DEBUG_ALLREGS
180 pop %esi
181 pop %edi
182 pop %ebp
183 pop %ebx
184#else
185 add $16, %esp
186#endif
187
188 pop %gs
189 pop %fs
190 pop %es
191 pop %ds
192
193 addl $4,%esp # Skip error word, no matter whether real or fake.
194 iret
195.endif
196
197 .align INTERRUPT_ALIGN
198 .if (\n-\i)-1
199 handler "(\i+1)",\n
200 .endif
201.endm
202
203# keep in sync with pm.h !!!
204IDT_ITEMS=64
205.align INTERRUPT_ALIGN
206interrupt_handlers:
207h_start:
208 handler 0 IDT_ITEMS
209h_end:
210
211.data
212.global interrupt_handler_size
213
214interrupt_handler_size: .long (h_end-h_start)/IDT_ITEMS
Note: See TracBrowser for help on using the repository browser.