source: mainline/arch/amd64/src/pm.c@ 4c89b09

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 4c89b09 was de07bcf, checked in by Jakub Vana <jakub.vana@…>, 19 years ago

Amd64 framebuffer

  • Property mode set to 100644
File size: 6.5 KB
RevLine 
[c245372b]1/*
2 * Copyright (C) 2001-2004 Jakub Jermar
[49a39c2]3 * Copyright (C) 2005-2006 Ondrej Palkovsky
[c245372b]4 * All rights reserved.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 *
10 * - Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * - Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * - The name of the author may not be used to endorse or promote products
16 * derived from this software without specific prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
27 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 */
29
30#include <arch/pm.h>
31#include <arch/mm/page.h>
32#include <arch/types.h>
[b9e97fb]33#include <arch/interrupt.h>
34#include <arch/asm.h>
[fcfac420]35#include <interrupt.h>
[a98cdc7]36#include <mm/as.h>
[c245372b]37
[b9e97fb]38#include <config.h>
39
40#include <memstr.h>
[085d973]41#include <mm/slab.h>
[b9e97fb]42#include <debug.h>
[c245372b]43
44/*
45 * There is no segmentation in long mode so we set up flat mode. In this
46 * mode, we use, for each privilege level, two segments spanning the
47 * whole memory. One is for code and one is for data.
48 */
49
[39cea6a]50descriptor_t gdt[GDT_ITEMS] = {
[c245372b]51 /* NULL descriptor */
52 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
53 /* KTEXT descriptor */
54 { .limit_0_15 = 0xffff,
55 .base_0_15 = 0,
56 .base_16_23 = 0,
[6f878b7]57 .access = AR_PRESENT | AR_CODE | DPL_KERNEL | AR_READABLE ,
[c245372b]58 .limit_16_19 = 0xf,
59 .available = 0,
60 .longmode = 1,
[6f878b7]61 .special = 0,
[c245372b]62 .granularity = 1,
63 .base_24_31 = 0 },
64 /* KDATA descriptor */
65 { .limit_0_15 = 0xffff,
66 .base_0_15 = 0,
67 .base_16_23 = 0,
68 .access = AR_PRESENT | AR_DATA | AR_WRITABLE | DPL_KERNEL,
69 .limit_16_19 = 0xf,
70 .available = 0,
71 .longmode = 0,
72 .special = 0,
[6f878b7]73 .granularity = 1,
[c245372b]74 .base_24_31 = 0 },
[dd4d6b0]75 /* UDATA descriptor */
[c245372b]76 { .limit_0_15 = 0xffff,
77 .base_0_15 = 0,
78 .base_16_23 = 0,
[dd4d6b0]79 .access = AR_PRESENT | AR_DATA | AR_WRITABLE | DPL_USER,
[c245372b]80 .limit_16_19 = 0xf,
81 .available = 0,
[dd4d6b0]82 .longmode = 0,
83 .special = 1,
[b9e97fb]84 .granularity = 1,
[c245372b]85 .base_24_31 = 0 },
[dd4d6b0]86 /* UTEXT descriptor */
[c245372b]87 { .limit_0_15 = 0xffff,
88 .base_0_15 = 0,
89 .base_16_23 = 0,
[dd4d6b0]90 .access = AR_PRESENT | AR_CODE | DPL_USER,
[c245372b]91 .limit_16_19 = 0xf,
92 .available = 0,
[dd4d6b0]93 .longmode = 1,
94 .special = 0,
[c245372b]95 .granularity = 1,
96 .base_24_31 = 0 },
[3156582]97 /* KTEXT 32-bit protected, for protected mode before long mode */
[6f878b7]98 { .limit_0_15 = 0xffff,
99 .base_0_15 = 0,
100 .base_16_23 = 0,
101 .access = AR_PRESENT | AR_CODE | DPL_KERNEL | AR_READABLE,
102 .limit_16_19 = 0xf,
103 .available = 0,
104 .longmode = 0,
[946b630]105 .special = 1,
[6f878b7]106 .granularity = 1,
107 .base_24_31 = 0 },
[b9e97fb]108 /* TSS descriptor - set up will be completed later,
109 * on AMD64 it is 64-bit - 2 items in table */
110 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
[de07bcf]111 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
112 /* VESA Init descriptor */
113 { 0xffff, 0, VESA_INIT_SEGMENT>>12, AR_PRESENT | AR_CODE | DPL_KERNEL, 0xf, 0, 0, 0, 0, 0 }
[c245372b]114};
115
[39cea6a]116idescriptor_t idt[IDT_ITEMS];
[c245372b]117
[39cea6a]118ptr_16_64_t gdtr = {.limit = sizeof(gdt), .base= (__u64) gdt };
119ptr_16_64_t idtr = {.limit = sizeof(idt), .base= (__u64) idt };
[de25b6f]120
[39cea6a]121static tss_t tss;
122tss_t *tss_p = NULL;
[c245372b]123
[39cea6a]124void gdt_tss_setbase(descriptor_t *d, __address base)
[b9e97fb]125{
[39cea6a]126 tss_descriptor_t *td = (tss_descriptor_t *) d;
[b9e97fb]127
128 td->base_0_15 = base & 0xffff;
129 td->base_16_23 = ((base) >> 16) & 0xff;
130 td->base_24_31 = ((base) >> 24) & 0xff;
131 td->base_32_63 = ((base) >> 32);
132}
133
[39cea6a]134void gdt_tss_setlimit(descriptor_t *d, __u32 limit)
[b9e97fb]135{
[39cea6a]136 struct tss_descriptor *td = (tss_descriptor_t *) d;
[b9e97fb]137
138 td->limit_0_15 = limit & 0xffff;
139 td->limit_16_19 = (limit >> 16) & 0xf;
140}
141
[39cea6a]142void idt_setoffset(idescriptor_t *d, __address offset)
[b9e97fb]143{
144 /*
145 * Offset is a linear address.
146 */
147 d->offset_0_15 = offset & 0xffff;
148 d->offset_16_31 = offset >> 16 & 0xffff;
149 d->offset_32_63 = offset >> 32;
150}
151
[39cea6a]152void tss_initialize(tss_t *t)
[b9e97fb]153{
[39cea6a]154 memsetb((__address) t, sizeof(tss_t), 0);
[b9e97fb]155}
156
157/*
158 * This function takes care of proper setup of IDT and IDTR.
159 */
160void idt_init(void)
161{
[39cea6a]162 idescriptor_t *d;
[b9e97fb]163 int i;
164
165 for (i = 0; i < IDT_ITEMS; i++) {
166 d = &idt[i];
167
168 d->unused = 0;
[33ccb2c]169 d->selector = gdtselector(KTEXT_DES);
[b9e97fb]170
171 d->present = 1;
172 d->type = AR_INTERRUPT; /* masking interrupt */
173
174 idt_setoffset(d, ((__address) interrupt_handlers) + i*interrupt_handler_size);
[49a39c2]175 exc_register(i, "undef", (iroutine)null_interrupt);
[b9e97fb]176 }
[1ee9ced]177
[fcfac420]178 exc_register( 7, "nm_fault", nm_fault);
179 exc_register(12, "ss_fault", ss_fault);
[1ee9ced]180 exc_register(13, "gp_fault", gp_fault);
[dabe6333]181 exc_register(14, "ident_mapper", ident_page_fault);
[b9e97fb]182}
183
[49a39c2]184/** Initialize segmentation - code/data/idt tables
185 *
186 */
[b9e97fb]187void pm_init(void)
188{
[39cea6a]189 descriptor_t *gdt_p = (struct descriptor *) gdtr.base;
190 tss_descriptor_t *tss_desc;
[b9e97fb]191
192 /*
193 * Each CPU has its private GDT and TSS.
194 * All CPUs share one IDT.
195 */
196
197 if (config.cpu_active == 1) {
198 idt_init();
199 /*
200 * NOTE: bootstrap CPU has statically allocated TSS, because
201 * the heap hasn't been initialized so far.
202 */
203 tss_p = &tss;
204 }
205 else {
[a98cdc7]206 /* We are going to use malloc, which may return
207 * non boot-mapped pointer, initialize the CR3 register
208 * ahead of page_init */
209 write_cr3((__address) AS_KERNEL->page_table);
210
[39cea6a]211 tss_p = (struct tss *) malloc(sizeof(tss_t), FRAME_ATOMIC);
[b9e97fb]212 if (!tss_p)
213 panic("could not allocate TSS\n");
214 }
215
216 tss_initialize(tss_p);
217
[39cea6a]218 tss_desc = (tss_descriptor_t *) (&gdt_p[TSS_DES]);
[e291e5d]219 tss_desc->present = 1;
220 tss_desc->type = AR_TSS;
221 tss_desc->dpl = PL_KERNEL;
[b9e97fb]222
223 gdt_tss_setbase(&gdt_p[TSS_DES], (__address) tss_p);
[11928d5]224 gdt_tss_setlimit(&gdt_p[TSS_DES], TSS_BASIC_SIZE - 1);
[b9e97fb]225
[897ad60]226 gdtr_load(&gdtr);
227 idtr_load(&idtr);
[b9e97fb]228 /*
229 * As of this moment, the current CPU has its own GDT pointing
230 * to its own TSS. We just need to load the TR register.
231 */
[897ad60]232 tr_load(gdtselector(TSS_DES));
[b9e97fb]233}
Note: See TracBrowser for help on using the repository browser.