source: mainline/arch/amd64/include/asm.h@ d6dcdd2e

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since d6dcdd2e was d6dcdd2e, checked in by Jakub Jermar <jakub@…>, 20 years ago

Optimize some assembler functions.

  • Property mode set to 100644
File size: 4.3 KB
RevLine 
[361635c]1/*
2 * Copyright (C) 2005 Jakub Jermar
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#ifndef __amd64_ASM_H__
30#define __amd64_ASM_H__
31
32#include <arch/types.h>
33#include <config.h>
34
[379d73f3]35
[fa0dfaf]36void asm_delay_loop(__u32 t);
[b9e97fb]37void asm_fake_loop(__u32 t);
38
[82a80d3]39/** Return base address of current stack.
40 *
41 * Return the base address of the current stack.
42 * The stack is assumed to be STACK_SIZE bytes long.
43 * The stack must start on page boundary.
44 */
[361635c]45static inline __address get_stack_base(void)
46{
[db3341e]47 __address v;
48
49 __asm__ volatile ("andq %%rsp, %0\n" : "=r" (v) : "0" (~((__u64)STACK_SIZE-1)));
50
51 return v;
[361635c]52}
53
[d6dcdd2e]54static inline void cpu_sleep(void) { __asm__ volatile ("hlt\n"); };
55static inline void cpu_halt(void) { __asm__ volatile ("hlt\n"); };
[fa0dfaf]56
[379d73f3]57
58static inline __u8 inb(__u16 port)
59{
60 __u8 out;
61
[36b209a]62 __asm__ volatile (
[d6dcdd2e]63 "mov %1, %%dx\n"
64 "inb %%dx,%%al\n"
65 "mov %%al, %0\n"
[379d73f3]66 :"=m"(out)
67 :"m"(port)
[36b209a]68 :"%rdx","%rax"
[379d73f3]69 );
70 return out;
71}
72
73static inline __u8 outb(__u16 port,__u8 b)
74{
[36b209a]75 __asm__ volatile (
[d6dcdd2e]76 "mov %0,%%dx\n"
77 "mov %1,%%al\n"
78 "outb %%al,%%dx\n"
[379d73f3]79 :
80 :"m"( port), "m" (b)
[36b209a]81 :"%rdx","%rax"
[379d73f3]82 );
83}
84
85/** Set priority level low
86 *
87 * Enable interrupts and return previous
88 * value of EFLAGS.
89 */
90static inline pri_t cpu_priority_low(void) {
91 pri_t v;
92 __asm__ volatile (
93 "pushfq\n"
94 "popq %0\n"
95 "sti\n"
96 : "=r" (v)
97 );
98 return v;
99}
100
101/** Set priority level high
102 *
103 * Disable interrupts and return previous
104 * value of EFLAGS.
105 */
106static inline pri_t cpu_priority_high(void) {
107 pri_t v;
108 __asm__ volatile (
109 "pushfq\n"
110 "popq %0\n"
111 "cli\n"
112 : "=r" (v)
113 );
114 return v;
115}
116
117/** Restore priority level
118 *
119 * Restore EFLAGS.
120 */
121static inline void cpu_priority_restore(pri_t pri) {
122 __asm__ volatile (
123 "pushq %0\n"
124 "popfq\n"
125 : : "r" (pri)
126 );
127}
128
[b9e97fb]129/** Return raw priority level
130 *
131 * Return EFLAFS.
132 */
133static inline pri_t cpu_priority_read(void) {
134 pri_t v;
135 __asm__ volatile (
136 "pushfq\n"
137 "popq %0\n"
138 : "=r" (v)
139 );
140 return v;
141}
142
[3396f59]143/** Read CR0
144 *
145 * Return value in CR0
146 *
147 * @return Value read.
148 */
149static inline __u64 read_cr0(void)
150{
151 __u64 v;
[d6dcdd2e]152 __asm__ volatile ("movq %%cr0,%0\n" : "=r" (v));
[3396f59]153 return v;
154}
155
[c832cc0a]156/** Read CR2
157 *
158 * Return value in CR2
159 *
160 * @return Value read.
161 */
[3396f59]162static inline __u64 read_cr2(void)
163{
164 __u64 v;
[d6dcdd2e]165 __asm__ volatile ("movq %%cr2,%0\n" : "=r" (v));
[3396f59]166 return v;
167}
[c832cc0a]168
[d9f81af3]169/** Write CR3
170 *
171 * Write value to CR3.
172 *
173 * @param v Value to be written.
174 */
[3396f59]175static inline void write_cr3(__u64 v)
176{
177 __asm__ volatile ("movq %0,%%cr3\n" : : "r" (v));
178}
[d9f81af3]179
180/** Read CR3
181 *
182 * Return value in CR3
183 *
184 * @return Value read.
185 */
[3396f59]186static inline __u64 read_cr3(void)
187{
188 __u64 v;
189 __asm__ volatile ("movq %%cr3,%0" : "=r" (v));
190 return v;
191}
[d9f81af3]192
[c832cc0a]193
[ab08b42]194/** Enable local APIC
195 *
196 * Enable local APIC in MSR.
197 */
198static inline void enable_l_apic_in_msr()
199{
200 __asm__ volatile (
[d6dcdd2e]201 "movl $0x1b, %%ecx\n"
202 "rdmsr\n"
203 "orl $(1<<11),%%eax\n"
204 "orl $(0xfee00000),%%eax\n"
205 "wrmsr\n"
[ab08b42]206 :
207 :
208 :"%eax","%ecx","%edx"
209 );
210}
211
[b9e97fb]212extern size_t interrupt_handler_size;
213extern void interrupt_handlers(void);
[379d73f3]214
[361635c]215#endif
Note: See TracBrowser for help on using the repository browser.