[361635c] | 1 | /*
|
---|
| 2 | * Copyright (C) 2005 Jakub Jermar
|
---|
| 3 | * All rights reserved.
|
---|
| 4 | *
|
---|
| 5 | * Redistribution and use in source and binary forms, with or without
|
---|
| 6 | * modification, are permitted provided that the following conditions
|
---|
| 7 | * are met:
|
---|
| 8 | *
|
---|
| 9 | * - Redistributions of source code must retain the above copyright
|
---|
| 10 | * notice, this list of conditions and the following disclaimer.
|
---|
| 11 | * - Redistributions in binary form must reproduce the above copyright
|
---|
| 12 | * notice, this list of conditions and the following disclaimer in the
|
---|
| 13 | * documentation and/or other materials provided with the distribution.
|
---|
| 14 | * - The name of the author may not be used to endorse or promote products
|
---|
| 15 | * derived from this software without specific prior written permission.
|
---|
| 16 | *
|
---|
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
| 27 | */
|
---|
| 28 |
|
---|
| 29 | #ifndef __amd64_ASM_H__
|
---|
| 30 | #define __amd64_ASM_H__
|
---|
| 31 |
|
---|
[897ad60] | 32 | #include <arch/pm.h>
|
---|
[361635c] | 33 | #include <arch/types.h>
|
---|
| 34 | #include <config.h>
|
---|
| 35 |
|
---|
[7910cff] | 36 | extern void asm_delay_loop(__u32 t);
|
---|
| 37 | extern void asm_fake_loop(__u32 t);
|
---|
[b9e97fb] | 38 |
|
---|
[82a80d3] | 39 | /** Return base address of current stack.
|
---|
| 40 | *
|
---|
| 41 | * Return the base address of the current stack.
|
---|
| 42 | * The stack is assumed to be STACK_SIZE bytes long.
|
---|
| 43 | * The stack must start on page boundary.
|
---|
| 44 | */
|
---|
[361635c] | 45 | static inline __address get_stack_base(void)
|
---|
| 46 | {
|
---|
[db3341e] | 47 | __address v;
|
---|
| 48 |
|
---|
| 49 | __asm__ volatile ("andq %%rsp, %0\n" : "=r" (v) : "0" (~((__u64)STACK_SIZE-1)));
|
---|
| 50 |
|
---|
| 51 | return v;
|
---|
[361635c] | 52 | }
|
---|
| 53 |
|
---|
[d6dcdd2e] | 54 | static inline void cpu_sleep(void) { __asm__ volatile ("hlt\n"); };
|
---|
| 55 | static inline void cpu_halt(void) { __asm__ volatile ("hlt\n"); };
|
---|
[fa0dfaf] | 56 |
|
---|
[379d73f3] | 57 |
|
---|
[80d2bdb] | 58 | /** Byte from port
|
---|
| 59 | *
|
---|
| 60 | * Get byte from port
|
---|
| 61 | *
|
---|
| 62 | * @param port Port to read from
|
---|
| 63 | * @return Value read
|
---|
| 64 | */
|
---|
| 65 | static inline __u8 inb(__u16 port) { __u8 val; __asm__ volatile ("inb %w1, %b0 \n" : "=a" (val) : "d" (port) ); return val; }
|
---|
[379d73f3] | 66 |
|
---|
[80d2bdb] | 67 | /** Byte to port
|
---|
| 68 | *
|
---|
| 69 | * Output byte to port
|
---|
| 70 | *
|
---|
| 71 | * @param port Port to write to
|
---|
| 72 | * @param val Value to write
|
---|
| 73 | */
|
---|
| 74 | static inline void outb(__u16 port, __u8 val) { __asm__ volatile ("outb %b0, %w1\n" : : "a" (val), "d" (port) ); }
|
---|
[379d73f3] | 75 |
|
---|
[37b451f7] | 76 | /** Swap Hidden part of GS register with visible one */
|
---|
| 77 | static inline void swapgs(void) { __asm__ volatile("swapgs"); }
|
---|
| 78 |
|
---|
[22f7769] | 79 | /** Enable interrupts.
|
---|
[379d73f3] | 80 | *
|
---|
| 81 | * Enable interrupts and return previous
|
---|
| 82 | * value of EFLAGS.
|
---|
[22f7769] | 83 | *
|
---|
| 84 | * @return Old interrupt priority level.
|
---|
[379d73f3] | 85 | */
|
---|
[22f7769] | 86 | static inline ipl_t interrupts_enable(void) {
|
---|
| 87 | ipl_t v;
|
---|
[379d73f3] | 88 | __asm__ volatile (
|
---|
| 89 | "pushfq\n"
|
---|
| 90 | "popq %0\n"
|
---|
| 91 | "sti\n"
|
---|
| 92 | : "=r" (v)
|
---|
| 93 | );
|
---|
| 94 | return v;
|
---|
| 95 | }
|
---|
| 96 |
|
---|
[22f7769] | 97 | /** Disable interrupts.
|
---|
[379d73f3] | 98 | *
|
---|
| 99 | * Disable interrupts and return previous
|
---|
| 100 | * value of EFLAGS.
|
---|
[22f7769] | 101 | *
|
---|
| 102 | * @return Old interrupt priority level.
|
---|
[379d73f3] | 103 | */
|
---|
[22f7769] | 104 | static inline ipl_t interrupts_disable(void) {
|
---|
| 105 | ipl_t v;
|
---|
[379d73f3] | 106 | __asm__ volatile (
|
---|
| 107 | "pushfq\n"
|
---|
| 108 | "popq %0\n"
|
---|
| 109 | "cli\n"
|
---|
| 110 | : "=r" (v)
|
---|
| 111 | );
|
---|
| 112 | return v;
|
---|
| 113 | }
|
---|
| 114 |
|
---|
[22f7769] | 115 | /** Restore interrupt priority level.
|
---|
[379d73f3] | 116 | *
|
---|
| 117 | * Restore EFLAGS.
|
---|
[22f7769] | 118 | *
|
---|
| 119 | * @param ipl Saved interrupt priority level.
|
---|
[379d73f3] | 120 | */
|
---|
[22f7769] | 121 | static inline void interrupts_restore(ipl_t ipl) {
|
---|
[379d73f3] | 122 | __asm__ volatile (
|
---|
| 123 | "pushq %0\n"
|
---|
| 124 | "popfq\n"
|
---|
[22f7769] | 125 | : : "r" (ipl)
|
---|
[379d73f3] | 126 | );
|
---|
| 127 | }
|
---|
| 128 |
|
---|
[22f7769] | 129 | /** Return interrupt priority level.
|
---|
[b9e97fb] | 130 | *
|
---|
| 131 | * Return EFLAFS.
|
---|
[22f7769] | 132 | *
|
---|
| 133 | * @return Current interrupt priority level.
|
---|
[b9e97fb] | 134 | */
|
---|
[22f7769] | 135 | static inline ipl_t interrupts_read(void) {
|
---|
| 136 | ipl_t v;
|
---|
[b9e97fb] | 137 | __asm__ volatile (
|
---|
| 138 | "pushfq\n"
|
---|
| 139 | "popq %0\n"
|
---|
| 140 | : "=r" (v)
|
---|
| 141 | );
|
---|
| 142 | return v;
|
---|
| 143 | }
|
---|
| 144 |
|
---|
[dd4d6b0] | 145 | /** Write to MSR */
|
---|
| 146 | static inline void write_msr(__u32 msr, __u64 value)
|
---|
| 147 | {
|
---|
| 148 | __asm__ volatile (
|
---|
| 149 | "wrmsr;" : : "c" (msr),
|
---|
| 150 | "a" ((__u32)(value)),
|
---|
| 151 | "d" ((__u32)(value >> 32))
|
---|
| 152 | );
|
---|
| 153 | }
|
---|
| 154 |
|
---|
| 155 | static inline __native read_msr(__u32 msr)
|
---|
| 156 | {
|
---|
| 157 | __u32 ax, dx;
|
---|
| 158 |
|
---|
| 159 | __asm__ volatile (
|
---|
| 160 | "rdmsr;" : "=a"(ax), "=d"(dx) : "c" (msr)
|
---|
| 161 | );
|
---|
| 162 | return ((__u64)dx << 32) | ax;
|
---|
| 163 | }
|
---|
| 164 |
|
---|
[c832cc0a] | 165 |
|
---|
[ab08b42] | 166 | /** Enable local APIC
|
---|
| 167 | *
|
---|
| 168 | * Enable local APIC in MSR.
|
---|
| 169 | */
|
---|
| 170 | static inline void enable_l_apic_in_msr()
|
---|
| 171 | {
|
---|
| 172 | __asm__ volatile (
|
---|
[d6dcdd2e] | 173 | "movl $0x1b, %%ecx\n"
|
---|
| 174 | "rdmsr\n"
|
---|
| 175 | "orl $(1<<11),%%eax\n"
|
---|
| 176 | "orl $(0xfee00000),%%eax\n"
|
---|
| 177 | "wrmsr\n"
|
---|
[ab08b42] | 178 | :
|
---|
| 179 | :
|
---|
| 180 | :"%eax","%ecx","%edx"
|
---|
| 181 | );
|
---|
| 182 | }
|
---|
| 183 |
|
---|
[a3ac9a7] | 184 | static inline __address * get_ip()
|
---|
| 185 | {
|
---|
| 186 | __address *ip;
|
---|
| 187 |
|
---|
| 188 | __asm__ volatile (
|
---|
| 189 | "mov %%rip, %0"
|
---|
| 190 | : "=r" (ip)
|
---|
| 191 | );
|
---|
| 192 | return ip;
|
---|
| 193 | }
|
---|
| 194 |
|
---|
[7910cff] | 195 | /** Invalidate TLB Entry.
|
---|
| 196 | *
|
---|
| 197 | * @param addr Address on a page whose TLB entry is to be invalidated.
|
---|
| 198 | */
|
---|
| 199 | static inline void invlpg(__address addr)
|
---|
| 200 | {
|
---|
[897ad60] | 201 | __asm__ volatile ("invlpg %0\n" :: "m" (*((__native *)addr)));
|
---|
| 202 | }
|
---|
| 203 |
|
---|
| 204 | /** Load GDTR register from memory.
|
---|
| 205 | *
|
---|
| 206 | * @param gdtr_reg Address of memory from where to load GDTR.
|
---|
| 207 | */
|
---|
| 208 | static inline void gdtr_load(struct ptr_16_64 *gdtr_reg)
|
---|
| 209 | {
|
---|
[11928d5] | 210 | __asm__ volatile ("lgdtq %0\n" : : "m" (*gdtr_reg));
|
---|
[897ad60] | 211 | }
|
---|
| 212 |
|
---|
| 213 | /** Store GDTR register to memory.
|
---|
| 214 | *
|
---|
| 215 | * @param gdtr_reg Address of memory to where to load GDTR.
|
---|
| 216 | */
|
---|
| 217 | static inline void gdtr_store(struct ptr_16_64 *gdtr_reg)
|
---|
| 218 | {
|
---|
[11928d5] | 219 | __asm__ volatile ("sgdtq %0\n" : : "m" (*gdtr_reg));
|
---|
[897ad60] | 220 | }
|
---|
| 221 |
|
---|
| 222 | /** Load IDTR register from memory.
|
---|
| 223 | *
|
---|
| 224 | * @param idtr_reg Address of memory from where to load IDTR.
|
---|
| 225 | */
|
---|
| 226 | static inline void idtr_load(struct ptr_16_64 *idtr_reg)
|
---|
| 227 | {
|
---|
[11928d5] | 228 | __asm__ volatile ("lidtq %0\n" : : "m" (*idtr_reg));
|
---|
[897ad60] | 229 | }
|
---|
| 230 |
|
---|
| 231 | /** Load TR from descriptor table.
|
---|
| 232 | *
|
---|
| 233 | * @param sel Selector specifying descriptor of TSS segment.
|
---|
| 234 | */
|
---|
| 235 | static inline void tr_load(__u16 sel)
|
---|
| 236 | {
|
---|
| 237 | __asm__ volatile ("ltr %0" : : "r" (sel));
|
---|
[7910cff] | 238 | }
|
---|
[a3ac9a7] | 239 |
|
---|
[4e49572] | 240 | #define GEN_READ_REG(reg) static inline __native read_ ##reg (void) \
|
---|
| 241 | { \
|
---|
| 242 | __native res; \
|
---|
| 243 | __asm__ volatile ("movq %%" #reg ", %0" : "=r" (res) ); \
|
---|
| 244 | return res; \
|
---|
| 245 | }
|
---|
| 246 |
|
---|
| 247 | #define GEN_WRITE_REG(reg) static inline void write_ ##reg (__native regn) \
|
---|
| 248 | { \
|
---|
| 249 | __asm__ volatile ("movq %0, %%" #reg : : "r" (regn)); \
|
---|
| 250 | }
|
---|
| 251 |
|
---|
| 252 | GEN_READ_REG(cr0);
|
---|
| 253 | GEN_READ_REG(cr2);
|
---|
| 254 | GEN_READ_REG(cr3);
|
---|
| 255 | GEN_WRITE_REG(cr3);
|
---|
| 256 |
|
---|
| 257 | GEN_READ_REG(dr0);
|
---|
| 258 | GEN_READ_REG(dr1);
|
---|
| 259 | GEN_READ_REG(dr2);
|
---|
| 260 | GEN_READ_REG(dr3);
|
---|
| 261 | GEN_READ_REG(dr6);
|
---|
| 262 | GEN_READ_REG(dr7);
|
---|
| 263 |
|
---|
| 264 | GEN_WRITE_REG(dr0);
|
---|
| 265 | GEN_WRITE_REG(dr1);
|
---|
| 266 | GEN_WRITE_REG(dr2);
|
---|
| 267 | GEN_WRITE_REG(dr3);
|
---|
| 268 | GEN_WRITE_REG(dr6);
|
---|
| 269 | GEN_WRITE_REG(dr7);
|
---|
| 270 |
|
---|
| 271 |
|
---|
[b9e97fb] | 272 | extern size_t interrupt_handler_size;
|
---|
| 273 | extern void interrupt_handlers(void);
|
---|
[379d73f3] | 274 |
|
---|
[361635c] | 275 | #endif
|
---|