barrier.h

Go to the documentation of this file.
00001 /*
00002  * Copyright (C) 2005 Jakub Jermar
00003  * All rights reserved.
00004  *
00005  * Redistribution and use in source and binary forms, with or without
00006  * modification, are permitted provided that the following conditions
00007  * are met:
00008  *
00009  * - Redistributions of source code must retain the above copyright
00010  *   notice, this list of conditions and the following disclaimer.
00011  * - Redistributions in binary form must reproduce the above copyright
00012  *   notice, this list of conditions and the following disclaimer in the
00013  *   documentation and/or other materials provided with the distribution.
00014  * - The name of the author may not be used to endorse or promote products
00015  *   derived from this software without specific prior written permission.
00016  *
00017  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
00018  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
00019  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
00020  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
00021  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
00022  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
00023  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
00024  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
00025  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
00026  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
00027  */
00028 
00035 #ifndef __sparc64_BARRIER_H__
00036 #define __sparc64_BARRIER_H__
00037 
00038 /*
00039  * TODO: Implement true SPARC V9 memory barriers for macros below.
00040  */
00041 #define CS_ENTER_BARRIER()      __asm__ volatile ("" ::: "memory")
00042 #define CS_LEAVE_BARRIER()      __asm__ volatile ("" ::: "memory")
00043 
00044 #define memory_barrier()
00045 #define read_barrier()
00046 #define write_barrier()
00047 
00049 static inline void flush(void)
00050 {
00051         /*
00052          * The FLUSH instruction takes address parameter.
00053          * As such, it may trap if the address is not found in DTLB.
00054          * However, JPS1 implementations are free to ignore the trap.
00055          */
00056          
00057         /*
00058          * %i7 should provide address that is always mapped in DTLB
00059          * as it is a pointer to kernel code.
00060          */
00061         __asm__ volatile ("flush %i7\n");
00062 }
00063 
00065 static inline void membar(void)
00066 {
00067         __asm__ volatile ("membar #Sync\n");
00068 }
00069 
00070 #endif
00071 

Generated on Sun Jun 18 17:37:24 2006 for HelenOS Kernel (sparc64) by  doxygen 1.4.6